Product Summary
The CY7C1303AV25-133BZC is a 2.5V Synchronous Pipelined SRAM equipped with QDR Architecture. QDR architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write Port has dedicated Data inputs to support Write operations. Access to each port is accomplished through a common address bus. The Read address is latched on the rising edge of the K clock and the Write address is latched on the rising edge of K clock. QDR has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices. Accesses to the CY7C1303AV25-133BZC Read and Write ports are completely independent of one another. All accesses are initiated synchronously on the rising edge of the positive input clock(K). In order to maximize data throughput, both Read and Write ports are equipped with Double Data Rate (DDR) interfaces. Therefore, data can be transferred into the device on every rising edge of both input clocks (K and K) and out of the CY7C1303AV25-133BZC on every rising edge of the output clock (C and C, or K and K when in single clock mode) thereby maximizing performance while simplifying system design. Each address location is associated with two 18-bit words that burst sequentially into or out of the device.
Parametrics
CY7C1303AV25-133BZC absolute maximum ratings: (1)Storage Temperature:–65℃ to +150℃; (2)Ambient Temperature with Power Applied: –55℃ to +125℃; (3)Supply Voltage on VDD Relative to GND: –0.5V to +3.6V; (4)DC Applied to Outputs in High-Z State:–0.5V to VDDQ + 0.5V; (5)DC Input Voltage: –0.5V to VDDQ + 0.5V; (6)Current into Outputs (LOW): 20 mA; (7)Static Discharge Voltage (per MIL-STD-883, Method 3015): >2001V; (8)Latch-up Current: >200mA.
Features
CY7C1303AV25-133BZC features: (1)Separate independent Read and Write data ports; (2)Supports concurrent transactions; (3)167-MHz Clock for high bandwidth; (4)2.5 ns Clock-to-Valid access time; (5)2-Word Burst on all accesses; (6)Double Data Rate (DDR) interfaces on both Read and Write Ports (data transferred at 333 MHz) @167 MHz; (7)Two input clocks (K and K) for precise DDR timing; (8)SRAM uses rising edges only; (9)Two output clocks (C and C) account for clock skew and flight time mismatching; (10)Single multiplexed address input bus latches address inputs for both Read and Write ports; (11)Separate Port Selects for depth expansion; (12)Synchronous internally self-timed writes; (13)2.5V core power supply with HSTL Inputs and Outputs; (14)13 x 15 x 1.4 mm 1.0-mm pitch fBGA package, 165 ball (11x15 matrix) Variable drive HSTL output buffers; (15)Expanded HSTL output voltage (1.4V?.9V); (16)JTAG Interface; (17)Variable Impedance HSTL.
Diagrams
CY7C006 |
Other |
Data Sheet |
Negotiable |
|
||||||||||||||
CY7C006A |
Other |
Data Sheet |
Negotiable |
|
||||||||||||||
CY7C006A-15AXC |
Cypress Semiconductor |
SRAM 5V 16Kx8 COM Dual Port SRAM |
Data Sheet |
Negotiable |
|
|||||||||||||
CY7C006A-15AXCT |
Cypress Semiconductor |
SRAM 5V 16Kx8 COM Dual Port SRAM |
Data Sheet |
Negotiable |
|
|||||||||||||
CY7C006A-20AC |
IC SRAM 16KX8 DUAL 64LQFP |
Data Sheet |
Negotiable |
|
||||||||||||||
CY7C006A-20AXC |
Cypress Semiconductor |
SRAM 5V 16Kx8 COM Dual Port SRAM |
Data Sheet |
|
|